

# SOC Design Steps to Construct a Design

Jiin Lai



Flow to Construct a Design (reference: verilog-hls)



#### Steps

- Given a functional specification, specified by high-level language, e.g. C-model
- 2. With target PPA (Performance/Power/Area), define its datapath
  - 1. Resource allocation & Scheduling
  - 2. Identify datapath components & its control signals, e.g. mux select, register enable, operator
- 3. Draw Timing Diagram to exercise the function,
  - 1. Refine datapath
  - 2. Help FSM design
- 4. Decompose into States considering timing & resource sharing
- 5. Design the controller (FSM), and generate control signals



## Step 1: Function Specification by C-model

#### **Loop Control**

```
int controlflow(int a[N]) {
    int i, acc;
    acc = 0;
    for(i = 0; i < N; i++) {
        acc += a[i];
    }
    return acc;
}</pre>
```

#### **Expression**

```
v = a + b;

w = b * c;

x = v + c;

y = v + w;

z = x + y;
```



## Step 2-1: Draw Dataflow

```
int controlflow(int a[N]) {
    int i, acc;
    acc = 0;
    for(i = 0; i < N; i++) {
        acc += a[i];
    }
    return acc;
}</pre>
```





# Step 2 - 1: Draw dataflow (DAG) Resource allocation & Scheduling







delay=6 using 1 MAC



delay=4 using 1 adder and 1 multiplier



# Step 2-2 Design Datapath

- Datapath components
  - Flip-flop (storage) state variables
  - Multiplexer
  - Operator
- Resource Scheduling and Sharing







# Step 2-2: Design Datapath - Binding & Resource Sharing







#### **Step3: Draw Timing Diagram**

A closer look at the design by considering

- Input / output Interface timing/protocol
- Timing estimation, e.g. a multiplier takes multiple cycle
- Introduce handshake signals, e.g. when multicycle multiplication is done?





# Step 4: Decompose into States







# Step 5 – Design the Controller and Generate control Signals



**Generating State Machines** 

- Multiple cycles
- States: (idle, s1, s2, s3, s4
- Encode States: 000,100,101,110,111)
  Generate Control Signals
- Combines the Control Signal State & State Machine, e.g.
- e.g. en1 = s1 | s3 | s4;

Assign State for Control Signals

• Assume initially a in r1; b in r2; c in r3

| r1                                                     |     | r2   |            | r3    |     | add  |      | mult |      |  |
|--------------------------------------------------------|-----|------|------------|-------|-----|------|------|------|------|--|
| sel1                                                   | en1 | sel2 | en2        | sel3  | en3 | sel5 | sel6 | sel7 | sel8 |  |
| <sup>\$1</sup> add                                     | 1   | -    | 0          | _     | 0   | r1   | r2   | r2   | r3   |  |
| S2 -                                                   | 0   | add  | 1          | mul   | 1   | r1   | r3   | r2   | r3   |  |
| s3add                                                  | 1   | -    | 0          | -     | -   | r1   | r3   | -    | -    |  |
| s4add                                                  | 1   | -    | r <b>-</b> | · - · | -   | r2   | r1   | -    | -    |  |
| 18-643-F19-L09-S15, James C. Hoe, CMU/ECE/CALCM, ©2019 |     |      |            |       |     |      |      |      |      |  |



# Compose Datapath and Controller





# An AXI Stream Design Example

Design an AXI Stream master to achieve back-to-back zero-state data transfer. The data is sourced from SRAM which has 1 clock delay synchronous read.

Illustrate how timing waveform assists controller design



# SRAM Access Timing (Synchronous Read)



Note 1: Write Mode = WRITE\_FIRST

Note 2: SRVAL = 0101

UG473\_c1\_15\_052610



## **AXI4-Stream Transfer Protocol**





## Initial Design

SRAM directly supplies data to axi-stream data bus. Due to the 1T synchronous read data delay, the data transfer rate is 2-2-2 even with tready asserts



How to achieve 1-1-1 transfer rate with synchronous SRAM



## Pipeline Design to achieve 1-1-1 back-back data transfer

Since the SRAM has 1T read delay, intuitively,

- 1. we will need to prefetch the data, i.e. Advance Address at start, then, advance when tready sampled
- 2. Need to keep the SRAM data in case tready is not asserted. (FF)
- 3. A muxsel to choose tdata from SRAM output (sdramd) or latched data (rdata)

Use the timing waveform to assist the design process



tvalid tready Addr sramd rdata ffen muxsel tdata





# Supplement



# Example – Expression Datapath Binding & Resource Sharing





Assign State for Control Signals

#### Assume initially a in r1; b in r2; c in r3

| r1                                                     |     | r2   |     | r3   |     | add  |      | mult |      |  |
|--------------------------------------------------------|-----|------|-----|------|-----|------|------|------|------|--|
| sel1                                                   | en1 | sel2 | en2 | sel3 | en3 | sel5 | sel6 | sel7 | sel8 |  |
| <sup>\$1</sup> add                                     | 1   | -    | 0   | -    | 0   | r1   | r2   | r2   | r3   |  |
| S2 -                                                   | 0   | add  | 1   | mul  | 1   | r1   | r3   | r2   | r3   |  |
| s3add                                                  | 1   | -    | 0   | -    | -   | r1   | r3   | -    | -    |  |
| <sub>S4</sub> add                                      | 1   | -    | -   | -    | -   | r2   | r1   | -    | -    |  |
| 18-643-F19-L09-S15. James C. Hoe. CMU/ECE/CALCM. ©2019 |     |      |     |      |     |      |      |      |      |  |

**Generating State Machines** 

- Multiple cycles
- States: (idle, s1, s2, s3, s4
- Encode States: 000,100,101,110,111)

#### Generate Control Signals

- Combines the Control Signal State & State Machine, e.g.
- e.g.  $en1 = s1 \mid s3 \mid s4$ ;





# Initial Design



